Jennifer Delizo, A94013393

# 100/100 Sahar



Clarence Lam, A08676105

Arthur Robertson, A08280000

ECE 108 Homework 2

#### 1) CMOS Inverter Design and Characterization

$$k_p = k_n = k' \left(\frac{W}{L}\right)$$

$$9 \times 10^{-5} \left(\frac{W_n}{L_n}\right) = 2.20 \times 10^{-5} \left(\frac{W_p}{L_p}\right)$$

$$\frac{9 \times 10^{-5}}{2.20 \times 10^{-5}} 1 \times 10^{-6} = W_p \to W_p = 4.09 \mu m$$

According to our SPICE simulation, our gate width is  $4.7\mu m$ . The difference in the width can be attributed to the assumptions made in our calculations. In order for a CMOS inverter to be symmetric, the voltage thresholds should be equal. However, if we look at the SPICE model of the NMOS and PMOS transistors, we observe that the  $V_T$ 's are slightly off.



From SPICE, we obtained the output voltages:

For 
$$Vin = 1.4V$$
,  $Vout = 2.7335V$ .

For 
$$Vin = 1.5V$$
,  $Vout = 1.5V$ .

For Vin = 1.6V, Vout = 0.366063V.



Below are the calculations for output voltage:

$$for V = 1.4V$$

$$V_{out} = V_{in} - V_{TL} + \sqrt{(V_{in} - V_{DD} - V_{TL})^2 - \frac{1}{B}(V_{in} - V_{DD})^2}$$

$$= 1.4 - 0.74 + \sqrt{(1.4 - 3 - .74)^2 - \frac{1}{4.4}(1.4 - 3)^2}$$

$$V_{out} = 2.46V$$

$$for = 1.5V$$

$$V_{out} = 1.5V \text{ by definition of symmetric inverter}$$

$$for V = 1.6V$$

$$V_{out} = V_{in} - V_{TD} - \sqrt{(V_{in} - V_{TD}) - (V_{in} - V_{TD})^2}$$

As expected, our output voltage for  $V_{\rm in}$  = 1.5V is 1.5V. That's because we designed our CMOS inverter to have symmetric characteristics and by definition,  $V_{\rm in}$  =  $V_{DD}/2$ . For  $V_{\rm in}$  = 1.4V, we

 $= 1.6 - 0.74 - \sqrt{(1.6 - .74) - (1.6 - .74)^2}$ 

 $V_{out} = 0.513V$ 

simulated  $V_{out}$  = 2.7335V and we calculated  $V_{out}$  = 2.46V. For  $V_{in}$  = 1.6V, we calculated  $V_{out}$  = 0.513V and we simulated  $V_{out}$  = 0.366063V. These slight differences can be attributed to the assumptions made in our calculations and that we used approximated equations to calculate our result.

Our static noise margins for the symmetric CMOS inverter are  $NM_L = 1.12$  and  $NM_H = 1.05$ .



Below are the calculations for the rise and fall times and the propagation delay for 100fF and 1pF:

$$C = 100 fF$$

$$t_{r} = \frac{3CV_{DD}^{2}}{k_{L}(V_{DD} - V_{TL})^{2}(2V_{DD} - V_{TL})}$$

$$= \frac{3 * 100 * 10^{-15} * 9}{2.2 * 10^{-5}(\frac{4.09 \times 10^{-6}}{1 \times 10^{-6}})(3 - 0.73886)^{2}(2 * 3 - 0.73886)}$$

$$= \frac{1.12 ns}{C = 100 fF}$$

$$t_{f} = \frac{3CV_{DD}^{2}}{k_{D}(V_{DD} - V_{TD})^{2}(2V_{DD} - V_{TD})}$$

$$= \frac{3 * 100 * 10^{-15} * 9}{9 \times 10^{-5}(\frac{1 \times 10^{-6}}{1 \times 10^{-6}})(3 - 0.743469)^{2}(2 * 3 - 0.743469)}$$

#### = 1.12ns

#### Propagation Delay: 1.12 ns

$$C = 1pF$$

$$t_{T} = \frac{3CV_{DD}^{2}}{k_{L}(V_{DD} - V_{TL})^{2}(2V_{DD} - V_{TL})}$$

$$= \frac{3 * 1 * 10^{-12} * 9}{2.2 * 10^{-5}(\frac{4.09 \times 10^{-6}}{1 \times 10^{-6}})(3 - 0.73886)^{2}(2 * 3 - 0.73886)}$$

$$= 11.2ns$$

$$C = 1pF$$

$$t_{f} = \frac{3CV_{DD}^{2}}{k_{D}(V_{DD} - V_{TD})^{2}(2V_{DD} - V_{TD})}$$

$$= \frac{3 * 1 * 10^{-12} * 9}{9 \times 10^{-5}(\frac{4.09 \times 10^{-6}}{1 \times 10^{-6}})(3 - 0.743469)^{2}(2 * 3 - 0.743469)}$$

$$= 11.2ns$$

### Propagation Delay: 11.2 ns

Below is a table with the rise and fall times, as well as the propagation delays, for our SPICE simulations.

| С         | $t_{\rm r}$ | $t_{\mathrm{f}}$ | t <sub>pdr</sub> | t <sub>pdf</sub> | $t_{pd}$ |
|-----------|-------------|------------------|------------------|------------------|----------|
| C = 100fF | 2.12ns      | 1.6646ns         | 1.775ns          | 1.2593ns         | 1.5172ns |
| C = 1pF   | 20.305ns    | 14.2356ns        | 16.398ns         | 11.357ns         | 13.878ns |

Here are the SPICE simulations for the rise and fall times and propagation delays.

For C = 100 fF

 $t_{\rm r}$ 



 $t_{\rm f}$ 



 $t_{\text{pdr}}$ 



 $t_{pdf}$ 



For C = 1pF,

 $t_{\rm r}$ 



 $\mathsf{t}_{\mathrm{f}}$ 



 $t_{\text{pdr}}$ 



#### $t_{\text{pdf}}$



From the SPICE simulation below, our maximum input frequency is 10.638MHz.



We calculated our power dissipation to be. The following steps show how we calculated our answer:

$$P = CV_{DD}^{2} f$$

$$= 1 * 10^{-12} * 9 * 10.638x10^{6}$$

$$= 95.74\mu w$$

Below are the transfer characteristics of our symmetric inverter after increasing the gate width of the PMOS transistor by 10X.



From SPICE, we simulated our noise margins to be  $N_{ML}$  = 2.00 and  $N_{MH}$  = 0.449. We observe that our noise margins are now worse with an asymmetric CMOS inverter.  $N_{MH}$  decreases because  $V_{in}$  must become relatively high(small range for valid  $V_{in}$  high) to overcome the large amount of current from the PMOS that fills the capacitor, while the NMOS drains current more slowly.  $N_{ML}$  increases since the strong current from the PMOS flows readily into the capacitor for a great range of  $V_{in}$  low, while CMOS characteristics guarantee sharp transition and low  $V_{OL}$ .

We simulated the rise and fall times for a load capacitance of 1pF to be  $t_r$  = 2.547ns and  $t_f$  = 14.55ns. Since the PMOS transistor is significantly larger, it conducts much more current and is thus able to fill the capacitor much faster. Consequently, the rise time is much faster than the fall time. Therefore the clock cycle is now limited by the NMOS. The power dissipation should increase since we are sinking more current in our CMOS. Especially at transition voltage, more current will flow from  $V_{DD}$  to ground. Leakage currents will have more of an effect.



#### 2) CMOS NAND Gate Design and Characterization

For the worst case setup the nMOS pull-down widths should be 2um. This is because the pull-down of the NAND gate is in series. Effective length is 2um, and width must be doubled to match. For the pMOS pull-ups, the worst case is when only one of the pull-ups is on. The W/L ratios remain the same.



Transfer characteristic for  $V_{IN1} = V_{IN2}$  swept from 0 to 3V.  $V_{INV} = 1.58V$ .



Transfer characteristic for  $V_{\text{IN1}}$  =  $V_{\text{DD}}$  and  $V_{\text{IN2}}$  swept from 0 to 3V.  $V_{\text{INV}}$  = 1.22V.

Type up  $\beta_r$  equations and  $V_{INV}$  equations.

$$\beta r = \frac{{k_D}^{'} \times \left(\frac{W}{L}\right)_D}{{k_L}^{'} \times \left(\frac{W}{L}\right)_D}$$

Worst case:

$$\beta r = \frac{9e^{-6} \times \frac{2}{2}}{2.2e^{-6} \times \frac{4.09}{1}}$$
$$\beta r = 1$$

$$Vinv = \frac{Vdd + VtL + VtD(\sqrt{\beta r})}{1 + \sqrt{\beta r}}$$

$$Vinv = \frac{3 - .73886 + .743469(\sqrt{2})}{1 + \sqrt{2}}$$

$$Vinv = 1.502V$$

Best case:

$$\beta r = \frac{1}{2}$$

Since inputs are tied,

$$Vinv = \frac{Vdd + VtL + VtD\left(\sqrt{\beta r/n^2}\right)}{1 + \sqrt{\beta r/n^2}}$$

$$Vinv = \frac{3 - .73886 + .743469 \left(\sqrt{2/4}\right)}{1 + \sqrt{2/4}}$$

$$Vinv = 1.865V$$



PSPICE shift is .360V

error of .826%





Configuration for part 1.



## Configuration for part 2.



VTC for part 2.  $V_{INV} = 1.22V$  as seen from the cursor.



## Configuration for part 3.



|              | t <sub>r</sub> (ns) | t <sub>f</sub> (ns) | t <sub>pdr</sub> (ns) | t <sub>pdf</sub> (ns) | t <sub>pd</sub> (ns) |
|--------------|---------------------|---------------------|-----------------------|-----------------------|----------------------|
| V1 pulse,V2  | 26.684              | 11.090              | 19.497                | 8.191                 | 13.844               |
| high         |                     |                     |                       |                       |                      |
| V2 pulse,    | 21.404              | 11.800              | 16.554                | 8.165                 | 12.360               |
| V1 high      |                     |                     |                       |                       |                      |
| V1, V2 tied, | 10.264              | 12.296              | 8.313                 | 8.427                 | 8.379                |
| pulse        |                     |                     |                       |                       |                      |
| Inverter     | 20.305              | 14.2356             | 16.398                | 11.357                | 13.878               |

Note some discrepancy between V1 and V2 individual pulse, which is expected to be the same. This was caused by experimental error.

As expected, tied inputs have a significantly reduced rise time and rising propagation delay. This is due to the effective width of the pMOS doubling, which results in more current flow.

Measurements of rise and rising propagation delay are similar for one input pulse in the NAND gate and the reference inverter. The width is doubled for the drivers in the NAND gate to counteract the doubled effective length and match the reference inverter. This results in a small boost in current at the transition point and accounts for the slight decrease in fall and falling propagation delay times.

#### For V1 pulse, V2 high:

 $t_f/t_r$ 







For V2pulse, V1 high:

 $t_{\text{pd}} \\$ 



## $t_{\rm f}/t_{\rm r}$



For V1 and V2 tied pulse

 $t_{\text{pd}}$ 



#### $t_f/t_r$



Based on our findings with the NAND gate, we would expect slightly slower rise and rising propagation delay times, as the pMOS load carriers are holes. Mainly, since the nMOS are in parallel, we would expect similar performance to the reference inverter in fall and falling propagation delay times for a one input pulse. For a tied input pulse, fall and falling propagation delay times would decrease. 3/<sub>5</sub> 5/<sub>5</sub> Sahar

comparing NOR gate to a NAND gate?